

# **Serial EEPROM Series Standard EEPROM**

# WLCSP EEPROM

# **BRCA016GWZ-W (16Kbit)**

#### **General Description**

BRCA016GWZ-W series is a serial EEPROM of I<sup>2</sup>C BUS Interface Method.

#### **Features**

- Completely conforming to the world standard I<sup>2</sup>C BUS. All controls available by 2 ports of serial clock (SCL) and serial data (SDA)
- Other devices than EEPROM can be connected to the same port, saving microcontroller port.
- 1.7V to 3.6V Single Power Source Operation most suitable for battery use.
- Possible FAST MODE 400KHz operation
- Page Write Mode useful for initial value write at factory shipment.
- Self-timed Programming Cycle
- Low Current Consumption

At Write Operation (5V) : 0.5mA (Typ)
 At Read Operation (5V) : 0.2mA (Typ)
 At Standby Operation (5V) : 0.1µA (Typ)

- Prevention of Write Mistake
  - Write (write protect) function added
  - > Prevention of write mistake at low voltage
- UCSP30L1 Compact Package
  - > W(Typ) x D(Typ) x H(Max) :1.30mm x 0.77mm x 0.35mm
- More than 1 million write cycles
- More than 40 years data retention
- Noise Filter Built in SCL / SDA terminal
- Initial Delivery State FFh

#### **BRCA016GWZ-W**

| Capacity | Bit Format | Туре         | Power Source Voltage | Package  |
|----------|------------|--------------|----------------------|----------|
| 16Kbit   | 2K×8       | BRCA016GWZ-W | 1.7V to 3.6V         | UCSP30L1 |

**Absolute Maximum Ratings** (Ta=25°C)

| 3                                | 1               | /               |      |                                                 |
|----------------------------------|-----------------|-----------------|------|-------------------------------------------------|
| Parameter                        | Symbol          | Limit           | Unit | Remark                                          |
| Supply Voltage                   | V <sub>CC</sub> | -0.3 to +6.5    | V    |                                                 |
| Permissible Dissipation          | Pd              | 220             | mW   | Derate by 2.2mW/°C when operating above Ta=25°C |
| Storage Temperature              | Tstg            | -65 to +125     | °C   |                                                 |
| Operating Temperature            | Topr            | -40 to +85      | °C   |                                                 |
| Input Voltage/<br>Output Voltage | -               | -0.3 to Vcc+1.0 | V    |                                                 |

Memory Cell Characteristics (Ta=25°C, Vcc=1.7V to 3.6V)

| Parameter          |         | Unit |     |       |  |
|--------------------|---------|------|-----|-------|--|
| Farameter          | Min     | Тур  | Max | Offic |  |
| Write Cycles (1)   | 100,000 | -    | -   | Times |  |
| Data Retention (1) | 40      | -    | -   | Years |  |

(1) Not 100% TESTED

**Recommended Operating Ratings** 

| Parameter            | Symbol          | Limit      | Unit |
|----------------------|-----------------|------------|------|
| Power Source Voltage | Vcc             | 1.7 to 3.6 | V    |
| Input Voltage        | V <sub>IN</sub> | 0 to Vcc   | V    |

### **DC Characteristics**

(Unless otherwise specified, Ta=-40°C to +85°C, Vcc=1.7V to 3.6V)

| Parameter              | Symbol           |             | Limit |         | Unit       | Conditions                                                                           |  |
|------------------------|------------------|-------------|-------|---------|------------|--------------------------------------------------------------------------------------|--|
| Faianietei             | Symbol           | Min Typ Max |       | Offic   | Conditions |                                                                                      |  |
| Input High Voltage1    | V <sub>IH1</sub> | 0.7Vcc      | ı     | Vcc+1.0 | V          |                                                                                      |  |
| Input Low Voltage1     | V <sub>IL1</sub> | -0.3        | -     | +0.3Vcc | V          |                                                                                      |  |
| Output Low Voltage1    | V <sub>OL1</sub> | -           | -     | 0.4     | V          | I <sub>OL</sub> =3.0mA , 2.5V≦Vcc≦3.6V (SDA)                                         |  |
| Output Low Voltage2    | V <sub>OL2</sub> | -           | -     | 0.2     | V          | I <sub>OL</sub> =0.7mA , 1.7V≦Vcc≦2.5V (SDA)                                         |  |
| Input Leakage Current  | ILI              | -1          | -     | +1      | μΑ         | V <sub>IN</sub> =0 to Vcc                                                            |  |
| Output Leakage Current | I <sub>LO</sub>  | -1          | -     | +1      | μΑ         | V <sub>OUT</sub> =0 to Vcc (SDA)                                                     |  |
| Supply Current (Write) | I <sub>CC1</sub> | -           | -     | 2.0     | mA         | Vcc=3.6V , f <sub>SCL</sub> =400kHz, t <sub>WR</sub> =5ms<br>Byte Write, Page Write  |  |
| Supply Current (Read)  | I <sub>CC2</sub> | -           | -     | 0.5     | mA         | Vcc=3.6V , f <sub>SCL</sub> =400kHz<br>Random Read, Current Read,<br>Sequential Read |  |
| Standby Current        | I <sub>SB</sub>  | -           | -     | 2.0     | μΑ         | Vcc=3.6V, SDA • SCL=Vcc<br>A0, A1, A2=GND, WP=GND                                    |  |

#### **AC Characteristics**

(Unless otherwise specified, Ta=-40°C to +85°C, Vcc=1.7V to 3.6V)

| Darameter                           | Cumbal               |     | Limit |     | Unit |
|-------------------------------------|----------------------|-----|-------|-----|------|
| Parameter                           | Symbol               | Min | Тур   | Max | Unit |
| Clock Frequency                     | f <sub>SCL</sub>     | -   | -     | 400 | kHz  |
| Data Clock High Period              | t <sub>HIGH</sub>    | 0.6 | -     | -   | μs   |
| Data Clock Low Period               | t <sub>LOW</sub>     | 1.2 | -     | -   | μs   |
| SDA, SCL Rise Time <sup>(1)</sup>   | t <sub>R</sub>       | -   | -     | 0.3 | μs   |
| SDA, SCL Fall Time (1)              | t <sub>F</sub>       | -   | -     | 0.3 | μs   |
| Start Condition Hold Time           | t <sub>HD:STA</sub>  | 0.6 | -     | -   | μs   |
| Start Condition Setup Time          | t <sub>su:sta</sub>  | 0.6 | -     | -   | μs   |
| Input Data Hold Time                | t <sub>HD:DAT</sub>  | 0   | -     | -   | ns   |
| Input Data Setup Time               | t <sub>SU:DAT</sub>  | 100 | -     | -   | ns   |
| Output Data Delay Time              | t <sub>PD</sub>      | 0.1 | -     | 0.9 | μs   |
| Output Data Hold Time               | t <sub>DH</sub>      | 0.1 | -     | -   | μs   |
| Stop Condition Setup Time           | t <sub>SU:STO</sub>  | 0.6 | -     | -   | μs   |
| Bus Free Time                       | t <sub>BUF</sub>     | 1.2 | -     | -   | μs   |
| Write Cycle Time                    | t <sub>WR</sub>      | -   | -     | 5   | ms   |
| Noise Spike Width(SDA,SCL terminal) | tı                   | -   | -     | 0.1 | μs   |
| WP Hold Time                        | t <sub>HD:WP</sub>   | 1.0 | -     | -   | μs   |
| WP Setup Time                       | t <sub>SU:WP</sub>   | 0.1 | -     | -   | μs   |
| WP High Period                      | t <sub>HIGH:WP</sub> | 1.0 | -     | -   | μs   |

<sup>(1)</sup> Not 100% TESTED

# **Serial Input / Output Timing**



OInput read at the rise edge of SCL OData output in sync with the fall of SCL

Figure 1-(a). Serial Input / Output Timing



Figure 1-(b). Start - Stop Bit Timing



Figure 1-(c). Write Cycle Timing



Figure 1-(d). WP Timing at Write Execution



OAt write execution, in the area from the D0 taken clock rise of the first DATA(1), to  $t_{\rm WR},$  set WP= 'LOW'.

OBy setting WP "HIGH" in the area, write can be cancelled.

When it is set WP = 'HIGH' during t<sub>WR</sub>, write is forcibly ended, and data of address under access is not guaranteed, therefore write it once again.

Figure 1-(e). WP Timing at Write Cancel

# **Block Diagram**



# **Pin Configuration**



# **Pin Descriptions**

| Land No. | Pin Name | I/O              | Descriptions                                                  |
|----------|----------|------------------|---------------------------------------------------------------|
| В3       | TEST     | Input            | TEST terminal, connect to GND                                 |
| B2       | GND      | -                | Ground (0V)                                                   |
| B1       | SDA      | Input,<br>Output | Slave word address<br>Serial data input<br>Serial data output |
| А3       | VCC      | -                | Power supply                                                  |
| A2       | WP       | Input            | Write protect                                                 |
| A1       | SCL      | Input            | Serial clock input                                            |

### **Typical Performance Curves**



Figure 2. Input High Voltage1 vs Supply Voltage (SCL,SDA,WP)



Figure 3. Input Low Voltage1 vs Supply Voltage (SCL,SDA,WP)



Figure 4. Output Low Voltage1 vs Output Low Current (V<sub>CC</sub>=2.5V)



Figure 5. Output Low Voltage2 vs Output Low Current  $(V_{CC}=1.7V)$ 



Figure 6. Input Leakage Current vs Supply Voltage (SCL, WP)



Figure 7. Output Leakage Current vs Supply Voltage (SDA)



Figure 8. Supply Current (Write) vs Supply Voltage (f<sub>SCL</sub>=400kHz)



Figure 9. Supply Current (Read) vs Supply Voltage (f<sub>SCL</sub>=400kHz)



Figure 10. Standby Current vs Supply Voltage



Figure 11. Clock Frequency vs Supply Voltage



Figure 12. Data Clock High Period vs Supply Voltage



Figure 13. Data Clock Low Period vs Supply Voltage



Figure 14. Start Condition Hold Time vs Supply Voltage



Figure 15. Start Condition Setup Time vs Supply Voltage



Figure 16. Input Data Hold Time vs Supply Voltage



Figure 17. Input Data Setup Time vs Supply Voltage



Figure 18. Output Data Delay Time vs Supply Voltage (LOW)



Figure 19. Output Data Delay Time vs Supply Voltage (HIGH)



Figure 20. Bus Free Time vs Supply Voltage



Figure 21. Write Cycle Time vs Supply Voltage



Figure 22. Noise Spike Width vs Supply Voltage (SCL HIGH)



Figure 23. Noise Spike Width vs Supply Voltage (SDA HIGH)



Figure 24. WP Setup Time vs Supply Voltage



Figure 25. WP High Period vs Supply Voltage

## **Timing Chart**

#### 1. I<sup>2</sup>C BUS Data Communication

I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I<sup>2</sup>C BUS data communication with several devices is possible by connecting with 2 communication lines: serial data (SDA) and serial clock (SCL).

Among the devices, there should be a "master" that generates clock and control communication start and end. The rest become "slave" which are controlled by an address peculiar to each device, like this EEPROM. The device that outputs data to the bus during data communication is called "transmitter", and the device that receives data is called "receiver".



Figure 26. Data Transfer Timing

#### 2. Start Condition (Start Bit Recognition)

- (1) Before executing each command, start condition (start bit) where SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary.
- (2) This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command cannot be executed.

#### 3. Stop Condition (Stop Bit Recognition)

(1) Each command can be ended by a stop condition (stop bit) where SDA goes from 'LOW' to 'HIGH' while SCL is 'HIGH'

#### 4. Acknowledge (ACK) Signal

- (1) The acknowledge (ACK) signal is a software rule to show whether data transfer has been made normally or not. In a master-slave communication, the device (Ex. μ-COM sends slave address input for write or read command, to this IC ) at the transmitter (sending) side releases the bus after output of 8bit data.
- (2) The device (Ex. This IC receives the slave address input for write or read command from the μ-COM) at the receiver (receiving) side sets SDA 'LOW' during the 9th clock cycle, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data.
- (3) This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal (ACK signal) 'LOW'.
- (4) After receiving 8bit data (word address and write data) during each write operation, this IC outputs acknowledge signal (ACK signal) 'LOW'...
- (5) During read operation, this IC outputs 8bit data (read data) and detects acknowledge signal (ACK signal) 'LOW'. When acknowledge signal (ACK signal) is detected, and stop condition is not sent from the master (μ-COM) side, this IC continues to output data. When acknowledge signal (ACK signal) is not detected, this IC stops data transfer, recognizes stop condition (stop bit), and ends read operation. Then this IC becomes ready for another transmission.

#### 5. Device Addressing

- (1) Slave address comes after start condition from master.
- (2) The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'.
- (3) Next slave addresses (P2 P1 P0) are upper 3bit of word address, put these and word address ( WA0 to WA7 ) together, 11bit word address ( 2048byte ) of the device specified.
- (4) The most insignificant bit (R/W --- READ / WRITE) of slave address is used for designating write or read operation, and is as shown below.

Setting R /  $\overline{W}$  to 0 ----- write (setting 0 to word address setting of random read) Setting R /  $\overline{W}$  to 1 ----- read

| Туре         | Slave address        | Maximum Number of<br>Connected Buses |
|--------------|----------------------|--------------------------------------|
| BRCA016GWZ-W | 1 0 1 0 P2 P1 P0 R/W | 1                                    |

P0 to P2 are page select bits (Upper 3bit of word address).

#### **Write Command**

#### 1. Write Cycle

(1) Arbitrary data can be written to this EEPROM. When writing only 1 byte, Byte Write is normally used, and when writing continuous data of 2 bytes or more, simultaneous write is possible by Page Write cycle. The maximum number of bytes is specified per device of each capacity. Up to 16 arbitrary bytes can be written.



Figure 27. Byte Write Cycle



Figure 28. Page Write Cycle

- (2) Data is written to the address designated by word address (n-th address)
- (3) By issuing stop bit after 8bit data input, internal write to memory cell starts.
- (4) When internal write is started, command is not accepted for  $t_{WR}$  (5ms at maximum).
- (5) Using page write cycle, writing in bulk is done as follows: When data of more than 16bytes is sent, the byte in excess overwrites the data already sent first. (Refer to "Internal Address Increment" in Page 13.)

#### 2. Notes on Write Cycle Continuous Input



Figure 29. Page Write Cycle

#### 3. Notes on Page Write Cycle

List of numbers of page write

| Number of Pages | 16Byte       |
|-----------------|--------------|
| Product Number  | BRCA016GWZ-W |

The above numbers are maximum bytes for respective types.
Any bytes below these can be written.

In the case BRCA016GWZ-W, 1 page=16bytes, but the page write cycle write time is 5ms at maximum for 16byte bulk write. It does not stand 5ms at maximum × 16byte=80ms (Max)

#### 4. Internal Address Increment

Page Write Mode



For example, when it is started from address 0Eh, then, increment is made as below,

 $0Eh \rightarrow 0Fh \rightarrow 00h \rightarrow 01h$  ---, please take note.

\*0Eh···0E in hexadecimal, therefore, 00001110 becomes a binary number.

#### 5. Write Protect (WP) Terminal

Write Protect (WP) Function

When WP terminal is set at Vcc (H level), data rewrite of all addresses is prohibited. When it is set at GND (L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or GND, or control it to H level or L level. Do not leave it open.

At extremely low voltage at power ON / OFF, by setting the WP terminal 'H', write error can be prevented.

#### **Read Command**

#### 1. Read Cycle

Read cycle is when data of EEPROM is read. Read cycle could be random read cycle or current read cycle. Random read cycle is a command to read data by designating a specific address, and is used generally. Current read cycle is a command to read data of internal address register without designating an address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available where the next address data can be read in succession.



Figure 32. Sequential Read Cycle (in the case of Current Read Cycle)

- (1) In Random Read Cycle, data of designated word address can be read.
- (2) When the command just before current read cycle is random read cycle, current read cycle (each including sequential read cycle), data of incremented last read address (n)-th, i.e., data of the (n+1)-th address is output.
- (3) When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master (μ-COM) side, the next address data can be read in succession.
- (4) Read cycle is ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal goes from 'L' to 'H' while SCL signal is 'H'.
- (5) When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output. Therefore, read command cycle cannot be ended. To end the read command cycle, be sure to input 'H' to ACK signal after D0, and the stop condition where SDA goes from 'L' to 'H' while SCL signal is 'H'.
- (6) Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is asserted from 'L' to 'H' while SCL signal is 'H'.

#### **Software Reset**

Software reset is executed to avoid malfunction after power on and during command input. Software reset has several kinds and 3 kinds of them are shown in the figure below. (Refer to Figure 33(a), Figure 33(b), and Figure 33(c).) Within the dummy clock input area, the SDA bus is released ('H' by pull up) and ACK output and read data '0' (both 'L' level) may be output from EEPROM. Therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices.



Figure 33-(a) The case of 14 dummy clock +START+START+ command input



Figure 33-(b) The case of START +9 dummy clocks +START+ command input



\* Start command from START input.

# **Acknowledge Polling**

During internal write execution, all input commands are ignored, therefore ACK is not returned. During internal automatic write execution after write cycle input, next command (slave address) is sent. If the first ACK signal sends back 'L', then it means end of write operation, else 'H' is returned, which means writing is still in progress. By the use of acknowledge polling, next command can be executed without waiting for  $t_{WR} = 5$ ms.

To write continuously,  $R/\overline{W}=0$ , then to carry out current read cycle after write, slave address with  $R/\overline{W}=1$  is sent. If ACK signal sends back 'L', and then execute word address input and data output and so forth.



Figure 34. Case of Continuous Write by Acknowledge Polling

#### **WP Valid Timing (Write Cancel)**

WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so forth, pay attention to the following WP valid timing. During write cycle execution, in cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to taken in D0 of data(in page write cycle, the first byte data) is cancel invalid area. WP input in this area becomes Don't care. Set the setup time to rise of D0 taken SCL 100ns or more. The area from the rise of SCL to take in D0 to input the stop condition is cancel valid area. And, after execution of forced end by WP, standby status gets in.



Figure 35. WP Valid Timing

#### **Command Cancel by Start Condition and Stop Condition**

During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Figure 36) However, within ACK output area and during data read, SDA bus may output 'L'. In this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. When command is cancelled by start-stop condition during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined. Therefore, it is not possible to carry out current read cycle in succession. To carry out read cycle in succession, carry out random read cycle.



Figure 36. Case of Cancel by Start, Stop Condition during Slave Address Input

#### I/O Peripheral Circuit

#### 1. Pull Up Resistance of SDA terminal

SDA is NMOS open drain, so it requires a pull up resistor. As for this resistance value ( $R_{PU}$ ), select an appropriate value from microcontroller  $V_{IL}$ ,  $I_L$ , and  $V_{OL}$ - $I_{OL}$  characteristics of this IC. If  $R_{PU}$  is large, operating frequency is limited. The smaller the  $R_{PU}$ , the larger is the supply current (Read).

#### 2. Maximum Value of R<sub>PU</sub>

The maximum value of R<sub>PU</sub> is determined by the following factors.

- (1)SDA rise time to be determined by the capacitance (C<sub>BUS</sub>) of bus line of R<sub>PU</sub> and SDA should be t<sub>R</sub> or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow.
- (2)The bus' electric potential (A) to be determined by the input current leak total (I<sub>L</sub>) of the device connected to the bus with output of 'H' to the SDA line and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin of 0.2Vcc.



Figure 37. I/O Circuit Diagram

#### 3. Minimum Value of R<sub>PU</sub>

The minimum value of  $R_{PU}$  is determined by the following factors. (1)When IC outputs LOW, it should be satisfied that  $V_{OLMAX}$ =0.4V and  $I_{OLMAX}$ =3mA.

$$\frac{V_{\text{CC}} - V_{\text{OL}}}{R_{\text{PU}}} \; \leqq \; I_{\text{OL}} \qquad \qquad \therefore \; \; R_{\text{PU}} \; \geqq \frac{V_{\text{CC}} - V_{\text{OL}}}{I_{\text{OL}}}$$

(2)V<sub>OLMAX</sub>=0.4V should secure the input 'L' level (V<sub>IL</sub>) of microcontroller and EEPROM including the recommended noise margin 0.1 of Vcc.

 $V_{OLMAX} \leq V_{IL}$ -0.1  $V_{CC}$ 

Ex.) When  $V_{CC} = 3V$ ,  $V_{OL} = 0.4V$ ,  $I_{OL} = 3mA$ , microcontroller, EEPROM  $V_{IL} = 0.3Vcc$ 

From (1) 
$$R_{PU} \ge \frac{3-0.4}{3\times 10^{-3}}$$
 
$$\ge 867 [\Omega]$$
 And 
$$V_{OL} = 0.4 [V]$$
 
$$V_{IL} = 0.3\times 3$$
 
$$= 0.9 [V]$$

Therefore, the condition (2) is satisfied.

#### 4. Pull-up Resistance of SCL Terminal

When SCL control is made at the CMOS output port, there is no need for a pull up resistor. But when there is a time where SCL becomes 'Hi-Z', add a pull up resistor. As for the pull up resistor value, one of several  $k\Omega$  to several ten  $k\Omega$  is recommended in consideration of drive performance of output port of microcontroller.

#### 5. Process of WP Terminal

WP terminal is the terminal that prohibits and permits write in hardware manner. In 'H' status, only READ is available and WRITE of all address is prohibited. In case of 'L', both are available. If using as an ROM, it is recommended to connect it to pull up or Vcc. If using both READ and WRITE, control WP terminal or connect it to pull down or GND.

#### **Cautions on Microcontroller Connection**

In  $I^2C$  BUS, it is recommended that SDA port is of open drain input/output. However, when using CMOS input / output of tri state to SDA port, insert a series resistance  $R_S$  between the pull up resistor  $R_{PU}$  and the SDA terminal of EEPROM. This is to control over current that may occur when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously.  $R_S$  also plays the role of protection the SDA terminal against surge. Therefore, even when SDA port is open drain input/output,  $R_S$  can be used.



SCL

SDA

'H' output of microcontroller

Over current flows to SDA line by 'H' output of microcontroller and 'L' output of EEPROM.

Figure 38. I/O Circuit Diagram

Figure 39. Input / Output Collision Timing

### 2. Maximum Value of R<sub>S</sub>

The maximum value of R<sub>S</sub> is determined by the following relations:

- (1)SDA rise time to be determined by the capacitance ( $C_{BUS}$ ) of bus line and  $R_{PU}$  of SDA should be  $t_R$  or lower. Furthermore, AC timing should be satisfied even when SDA rise time is slow.
- (2)The bus electric potential  $\otimes$  to be determined by R<sub>PU</sub> and R<sub>S</sub> the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level (V<sub>IL</sub>) of microcontroller including recommended noise margin of 0.1Vcc.



Figure 40. I/O Circuit Diagram

$$\frac{(\text{Vcc-Vol}) \times \text{Rs}}{\text{Rpu+Rs}} + \text{Vol+0.1Vcc} \leq \text{Vil}$$

$$\therefore \text{Rs} \leq \frac{\text{Vil-Vol-0.1Vcc}}{1.1\text{Vcc-Vil}} \times \text{Rpl}$$

Example) When VCC=3V, VIL=0.3VCC, VOL=0.4V, RPU=20k $\Omega$ ,

from Q), Rs 
$$\leq \frac{0.3 \times 3 - 0.4 - 0.1 \times 3}{1.1 \times 3 - 0.3 \times 3} \times 20 \times 10^{3}$$
  
 $\leq 1.67 [k\Omega]$ 

#### 3. Minimum Value of R<sub>S</sub>

The minimum value of  $R_S$  is determined by over current at bus collision. When over current flows, noises in power source line and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of the impedance of power source line in set and so forth. Set the over current to EEPROM at 10mA or lower.



Figure 41. I/O Circuit Diagram

$$\frac{\text{Vcc}}{\text{Rs}} \le 1$$

$$\therefore$$
 Rs  $\geq \frac{\text{VCC}}{I}$ 

Example) When VCC=3V, I=10mA

Rs 
$$\geq \frac{3}{10 \times 10^{-3}}$$
  
 $\geq 300[\Omega]$ 

## I/O Equivalence Circuit

#### 1. Input (SCL, WP)



Figure 42. Input Pin Circuit Diagram

#### 2. Input / Output (SDA)



Figure 43. Input / Output Pin Circuit Diagram

#### Power-Up / Down Conditions

At power on, the IC's internal circuits may go through unstable low voltage area as the Vcc rises, making the IC's internal logic circuit not completely reset, hence, malfunction may occur. To prevent this, the IC is equipped with POR circuit and LVCC circuit. To assure the operation, observe the following conditions at power on.

- 1. Set SDA = 'H' and SCL ='L' or 'H'
- 2. Start power source so as to satisfy the recommended conditions of  $t_R$ ,  $t_{OFF}$ , and  $V_{bot}$  for operating POR circuit.



Figure 44. Rise Waveform Diagram

Recommended conditions of  $t_{\text{R}}$  ,  $t_{\text{OFF}}$  ,  $V_{\text{bot}}$ 

| t <sub>R</sub> | t <sub>OFF</sub> | $V_{bot}$     |
|----------------|------------------|---------------|
| 10ms or below  | 10ms or longer   | 0.3V or below |
| 100ms or below | 10ms or longer   | 0.2V or below |

- 3. Set SDA and SCL so as not to become 'Hi-Z'. When the above conditions 1 and 2 cannot be observed, take the following countermeasures.
  - (1) In the case when the above condition 1 cannot be observed such that SDA becomes 'L' at power on. →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'.



Figure 45. When SCL= 'H' and SDA= 'L'

Figure 46. When SCL='H' and SDA='L'

- (2) In the case when the above condition 2 cannot be observed.
- →After power source becomes stable, execute software reset(Page 15).
- (3) In the case when the above conditions 1 and 2 cannot be observed.
  - →Carry out (1), and then carry out (2).

#### **Low Voltage Malfunction Prevention Function**

LVCC circuit prevents data rewrite operation at low power and prevents write error. At LVCC voltage (Typ =1.2V) or below, data rewrite is prevented.

#### **Noise Countermeasures**

#### 1. Bypass Capacitor

When noise or surge gets in the power source line, malfunction may occur, therefore, it is recommended to connect a bypass capacitor (0.1µF) between the IC's Vcc and GND pins. Connect the capacitor as close to the IC as possible. In addition, it is also recommended to attach a bypass capacitor between the board's Vcc and GND.

#### **Operational Notes**

- 1. Described numeric values and data are design representative values only and the values are not guaranteed.
- We believe that the application circuit examples in this document are recommendable. However, in actual use, confirm characteristics further sufficiently. If changing the fixed number of external parts is desired, make your decision with sufficient margin in consideration of static characteristics, transient characteristics, and fluctuations of external parts and our LSI.
- 3. Absolute maximum ratings

If the absolute maximum ratings such as supply voltage, operating temperature range and so on are exceeded, LSI may be destroyed. Do not supply voltage or subject the IC to temperatures exceeding the absolute maximum ratings. In the case of fear of exceeding the absolute maximum ratings, take physical safety countermeasures such as adding fuses, and see to it that conditions exceeding the absolute maximum ratings should not be supplied to the LSI.

#### 4. GND electric potential

Set the voltage of GND terminal lowest at any operating condition. Make sure that each terminal voltage is not lower than that of GND terminal.

#### 5. Thermal design

Use a thermal design that allows for a sufficient margin by taking into account the permissible power dissipation (Pd) in actual operating conditions.

#### 6. Short between pins and mounting errors

Be careful when mounting the IC on printed circuit boards. The IC may be damaged if it is mounted in a wrong orientation or if pins are shorted together. Short circuit may be caused by conductive particles caught between the pins.

 Operating the IC in the presence of strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently.

### **Part Numbering**



# Physical Dimension Tape and Reel Information UCSP30L1 (BRCA016GWZ-W)





#### **Marking Diagram**



# **Revision History**

| Date        | Revision | Changes                                                                     |
|-------------|----------|-----------------------------------------------------------------------------|
| 5.Sep.2012  | 001      | New Release                                                                 |
| 25.Feb.2013 | 002      | Update some English words, sentences' descriptions, grammar and formatting. |
|             |          | Update Figure 35. WP Valid Timing.                                          |

# **Notice**

#### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA      | EU         | CHINA    |
|---------|----------|------------|----------|
| CLASSⅢ  | CLASSⅢ   | CLASS II b | CL ACCTI |
| CLASSIV | CLASSIII | CLASSⅢ     | CLASSIII |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

### **Precautions Regarding Application Examples and External Circuits**

- If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

# **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2014 ROHM Co., Ltd. All rights reserved. Rev.001